VLSI-SoC: Design Methodologies for SoC and SiP [recurso electrónico] : 16th IFIP WG 10.5/IEEE International Conference on Very Large Scale Integration, VLSI-SoC 2008, Rhodes Island, Greece, October 13-15, 2008, Revised Selected Papers / edited by Christian Piguet, Ricardo Reis, Dimitrios Soudris.
Tipo de material: TextoSeries IFIP Advances in Information and Communication Technology ; 313Editor: Berlin, Heidelberg : Springer Berlin Heidelberg, 2010Descripción: XII, 285 p. online resourceTipo de contenido: text Tipo de medio: computer Tipo de portador: online resourceISBN: 9783642122675Tema(s): Computer science | Microprogramming | Software engineering | Coding theory | Computer software | Computer Science | Control Structures and Microprogramming | Software Engineering/Programming and Operating Systems | Coding and Information Theory | Algorithm Analysis and Problem ComplexityFormatos físicos adicionales: Printed edition:: Sin títuloClasificación CDD: 005.18 Clasificación LoC:QA76.635Recursos en línea: Libro electrónicoTipo de ítem | Biblioteca actual | Colección | Signatura | Copia número | Estado | Fecha de vencimiento | Código de barras |
---|---|---|---|---|---|---|---|
Libro Electrónico | Biblioteca Electrónica | Colección de Libros Electrónicos | QA76.635 (Browse shelf(Abre debajo)) | 1 | No para préstamo | 374226-2001 |
Navegando Biblioteca Electrónica Estantes, Código de colección: Colección de Libros Electrónicos Cerrar el navegador de estanterías (Oculta el navegador de estanterías)
QA76.6 -76.66 Network and Parallel Computing | QA76.612 .R384 2014 Reliability prediction from burn-in data fit to reliability models | QA76.635 Enterprise Mac Managed Preferences | QA76.635 VLSI-SoC: Design Methodologies for SoC and SiP | QA76.635 VLSI-SoC: Technologies for Systems Integration | QA76.7 -76.73 Encyclopedia of Parallel Computing | QA76.7 -76.73 Introduction to Compiler Design |
Physical Design Issues in 3-D Integrated Technologies -- Universal Methodology to Handle Differential Pairs during Pin Assignment -- Analysis and Design of Charge Pumps for Telecommunication Applications -- Comparison of Two Autonomous AC-DC Converters for Piezoelectric Energy Scavenging Systems -- Trapping Biological Species in a Lab-on-Chip Microsystem: Micro Inductor Optimization Design and SU8 Process -- Fine-Grain Reconfigurable Logic Cells Based on Double-Gate MOSFETs -- Timed Coloured Petri Nets for Performance Evaluation of DSP Applications: The 3GPP LTE Case Study -- Real-Time Biologically-Inspired Image Exposure Correction -- A Lifting-Based Discrete Wavelet Transform and Discrete Wavelet Packet Processor with Support for Higher Order Wavelet Filters -- On the Comparison of Different Number Systems in the Implementation of Complex FIR Filters -- Time Efficient Dual-Field Unit for Cryptography-Related Processing -- A Temperature-Aware Placement and Routing Algorithm Targeting 3D FPGAs -- A Reconfigurable Network-on-Chip Architecture for Optimal Multi-Processor SoC Communication -- Fast Instruction Memory Hierarchy Power Exploration for Embedded Systems -- Timing Error Detection and Correction by Time Dilation.
This book contains extended and revised versions of the best papers that were p- sented during the 16th edition of the IFIP/IEEE WG10.5 International Conference on Very Large Scale Integration, a global System-on-a-Chip Design & CAD conference. The 16th conference was held at the Grand Hotel of Rhodes Island, Greece (October 13–15, 2008). Previous conferences have taken place in Edinburgh, Trondheim, V- couver, Munich, Grenoble, Tokyo, Gramado, Lisbon, Montpellier, Darmstadt, Perth, Nice and Atlanta. VLSI-SoC 2008 was the 16th in a series of international conferences sponsored by IFIP TC 10 Working Group 10.5 and IEEE CEDA that explores the state of the art and the new developments in the field of VLSI systems and their designs. The purpose of the conference was to provide a forum to exchange ideas and to present industrial and research results in the fields of VLSI/ULSI systems, embedded systems and - croelectronic design and test.
19