TY - BOOK AU - Iniewski,Krzysztof ED - SpringerLink (Online service) TI - CMOS Processors and Memories T2 - Analog Circuits and Signal Processing SN - 9789048192168 AV - TK7888.4 U1 - 621.3815 23 PY - 2010/// CY - Dordrecht PB - Springer Netherlands, Imprint: Springer KW - Engineering KW - Systems engineering KW - Circuits and Systems KW - Solid State Physics KW - Nanotechnology and Microengineering N1 - Processors -- Design of High Performance Low Power Microprocessors -- Towards High-Performance and Energy-Efficient Multi-core Processors -- Low Power Asynchronous Circuit Design: An FFT/IFFT Processor -- CMOL/CMOS Implementations of Bayesian Inference Engine: Digital and Mixed-Signal Architectures and Performance/Price – A Hardware Design Space Exploration -- A Hybrid CMOS-Nano FPGA Based on Majority Logic: From Devices to Architecture -- Memories -- Memory Systems for Nano-computer -- Flash Memory -- CMOS-based Spin-Transfer Torque Magnetic Random Access Memory (ST–MRAM) -- Magnetization Switching in Spin Torque Random Access Memory: Challenges and Opportunities -- High Performance Embedded Dynamic Random Access Memory in Nano-Scale Technologies -- Timing Circuit Design in High Performance DRAM -- Overview and Scaling Prospect of Ferroelectric Memories N2 - CMOS Processors and Memories addresses the-state-of-the-art in integrated circuit design in the context of emerging computing systems. New design opportunities in memories and processor are discussed. Emerging materials that can take system performance beyond standard CMOS, like carbon nanotubes, graphene, ferroelectrics and tunnel junctions are explored. CMOS Processors and Memories is divided into two parts: processors and memories. In the first part we start with high performance, low power processor design, followed by a chapter on multi-core processing. They both represent state-of-the-art concepts in current computing industry. The third chapter deals with asynchronous design that still carries lots of promise for future computing needs. At the end we present a “hardware design space exploration” methodology for implementing and analyzing the hardware for the Bayesian inference framework. This particular methodology involves: analyzing the computational cost and exploring candidate hardware components, proposing various custom architectures using both traditional CMOS and hybrid nanotechnology CMOL. The first part concludes with hybrid CMOS-Nano architectures. The second, memory part covers state-of-the-art SRAM, DRAM, and flash memories as well as emerging device concepts. Semiconductor memory is a good example of the full custom design that applies various analog and logic circuits to utilize the memory cell’s device physics. Critical physical effects that include tunneling, hot electron injection, charge trapping (Flash memory) are discussed in detail. Emerging memories like FRAM, PRAM and ReRAM that depend on magnetization, electron spin alignment, ferroelectric effect, built-in potential well, quantum effects, and thermal melting are also described. CMOS Processors and Memories is a must for anyone serious about circuit design for future computing technologies. The book is written by top notch international experts in industry and academia. It can be used in graduate course curriculum UR - http://148.231.10.114:2048/login?url=http://link.springer.com/book/10.1007/978-90-481-9216-8 ER -